

## **Digital Logic**

#### Lecture 7

2<sup>nd</sup> Stage
Computer Science Department
Faculty of Science
Soran University

# Combinational Logic Circuits

## **Topics covered**

- Combinational Logic Circuits
  - Adder Circuits
    - The Half-Adder Circuit
    - The Full-Adder Circuit
  - Subtraction Circuits
    - Half Subtractors
    - Full Subtractors
  - Digital Comparators
    - Single Bit Magnitude Comparator
    - 2-Bit Comparator
    - 4-Bit Comparator

## **Combinational Logic Circuits**



Combinational Logic Circuits are made up from basic logic gates that are "combined" or connected together to produce more complicated switching circuits. These logic gates are the building blocks of combinational logic circuits.



## **Combinational Logic Circuits**





## **Binary Adder**



Binary Adders are arithmetic circuits in the form of **half-adders** and **full-adders** used to add together two binary digits.

- 1. Half adder
- 2. Full adder

#### Half Adder

A **half adder** is a logical circuit that performs an addition operation on two binary digits. The half adder produces a sum and a carry value which are both binary digits.





#### Half Adder

➤ This 1-bit adder can be easily implemented with the help of EXOR Gate for the output 'SUM' and an AND Gate for the carry.

| INP | UTS | OUT | PUTS  |
|-----|-----|-----|-------|
| A   | В   | SUM | CARRY |
| O   | O   | 0   | 0     |
| O   | 1   | 1   | 0     |
| 1   | O   | 1   | 0     |
| 1   | 1   | 0   | 1     |

Truth Table

**SUM** = 
$$A \oplus B$$
 Logic Function **Cout** =  $A.B$ 





The main difference between the Full Adder and the previous Half Adder is that a full adder has three inputs. The same two single bit data inputs A and B as before plus an additional Carry-in (C-in) input to receive the carry from a previous stage as shown below.

#### **Full Adder Block Diagram**





- ➤ When a full adder logic is designed we will be able to string eight of them together to create a byte-wide adder and cascade the carry bit from one adder to the next.
- ➤ The output carry is designated as **Cout** and the normal output is designated as **S**.





$$S = \overline{A}\overline{B}C_{in} + \overline{A}\overline{B}\overline{C}_{in} + A\overline{B}\overline{C}_{in} + ABC_{in}$$

$$C = \overline{A}BC_{in} + A\overline{B}C_{in} + AB\overline{C}_{in} + ABC_{in}$$



**SUM** =  $A \oplus B \oplus Cin$ **Cout** =  $A.B + Cin(A \oplus B)$ 

| IN | INPUTS |     |     | PUTS |
|----|--------|-----|-----|------|
| A  | В      | Cin | SUM | Cout |
| О  | O      | O   | 0   | 0    |
| О  | O      | 1   | 1   | 0    |
| О  | 1      | O   | 1   | 0    |
| O  | 1      | 1   | 0   | 1    |
| 1  | O      | O   | 1   | 0    |
| 1  | O      | 1   | 0   | 1    |
| 1  | 1      | O   | 0   | 1    |
| 1  | 1      | 1   | 1   | 1    |



$$\begin{split} S &= \overline{A} \overline{B} C_{in} + \overline{A} \overline{B} \overline{C}_{in} + A \overline{B} \overline{C}_{in} + A \overline{B} C_{in} \\ C &= \overline{A} \overline{B} C_{in} + A \overline{B} C_{in} + A \overline{B} \overline{C}_{in} + A \overline{B} \overline{C}_{in} \\ \end{split}$$

$$S = \overline{ABC}_{in} + \overline{ABC}_{in} + A\overline{BC}_{in} + ABC_{in}$$

$$= (\overline{AB} + A\overline{B})\overline{C}_{in} + (\overline{AB} + AB)C_{in}$$

$$= (A \oplus B)\overline{C}_{in} + (\overline{A} \oplus B)C_{in}$$

$$= (A \oplus B) \oplus C_{in} = A \oplus B \oplus C_{in}$$

$$\overline{C} = \overline{ABC}_{in} + A\overline{BC}_{in} + AB\overline{C}_{in} + ABC_{in}$$

$$= (\overline{AB} + A\overline{B})C_{in} + AB(\overline{C}_{in} + C_{in})$$

$$= (A \oplus B)C_{in} + AB \Leftarrow (\overline{C}_{in} + C_{in} = 1)$$

| INPUTS |   |     | OUTI | PUTS |
|--------|---|-----|------|------|
| A      | В | Cin | SUM  | Cout |
| O      | O | 0   | o    | O    |
| O      | O | 1   | 1    | O    |
| O      | 1 | 0   | 1    | О    |
| О      | 1 | 1   | 0    | 1    |
| 1      | О | 0   | 1    | О    |
| 1      | О | 1   | 0    | 1    |
| 1      | 1 | 0   | 0    | 1    |
| 1      | 1 | 1   | 1    | 1    |

**SUM** = 
$$A \oplus B \oplus Cin$$
  
**Cout** =  $A.B + Cin(A \oplus B)$ 





 $Cout = A.B + Cin(A \oplus B)$ 

13

زانکوی سوران SORAN UNIVERSITY

➤ In many ways, the full adder can be thought of as two half adders connected together, with the first half adder passing its carry to the second half adder as shown.

#### **Full Adder Logic Diagram**





#### 4-bit Ripple Carry Adder



#### Half Subtractor



| A | В | D | $\mathbf{B_0}$ |
|---|---|---|----------------|
| 0 | 0 | 0 | 0              |
| 0 | 1 | 1 | 1              |
| 1 | 0 | 1 | 0              |
| 1 | 1 | 0 | 0              |

$$D = \sum_{A'} m(1,2)$$

$$\mathbf{D} = \mathbf{A'} \mathbf{B} + \mathbf{A} \mathbf{B'}$$

$$\mathbf{D} = \mathbf{A} \oplus \mathbf{B}$$

$$\mathbf{Bo} = \mathbf{\Sigma} \; \mathbf{m(1)}$$

$$Bo = A'B$$





#### **Full Subtractor**



$$D = \overline{ABBB}_{in} + \overline{ABB}_{in} + A\overline{BB}_{in} + ABB_{in}$$

$$\mathbf{D} = (\mathbf{A} \oplus \mathbf{B}) \oplus \mathbf{B}_{in} = \mathbf{A} \oplus \mathbf{B} \oplus \mathbf{B}_{in}$$

| A | В | B <sub>in</sub> | D | $\mathbf{B}_{0}$ |
|---|---|-----------------|---|------------------|
| 0 | 0 | 0               | 0 | 0                |
| 0 | 0 | 1               | 1 | 1                |
| 0 | 1 | 0               | 1 | 1                |
| 0 | 1 | 1               | 0 | 1                |
| 1 | 0 | 0               | 1 | 0                |
| 1 | 0 | 1               | 0 | 0                |
| 1 | 1 | 0               | 0 | 0                |
| 1 | 1 | 1               | 1 | 1                |

$$\begin{split} \mathbf{B}_0 &= \overline{\mathbf{A}} \overline{\mathbf{B}} \mathbf{B}_{in} + \overline{\mathbf{A}} \mathbf{B} \overline{\mathbf{B}}_{in} + \overline{\mathbf{A}} \mathbf{B} \mathbf{B}_{in} + \mathbf{A} \mathbf{B} \mathbf{B}_{in} \\ &= \mathbf{B}_{in} (\overline{\mathbf{A}} \overline{\mathbf{B}} + \mathbf{A} \mathbf{B}) + \overline{\mathbf{A}} \mathbf{B} (\overline{\mathbf{B}}_{in} + \mathbf{B}_{in}) \\ \mathbf{B}_0 &= \mathbf{B}_{in} (\overline{\mathbf{A}} \oplus \overline{\mathbf{B}}) + \overline{\mathbf{A}} \mathbf{B} \iff (\overline{\mathbf{B}}_{in} + \mathbf{B}_{in} = \mathbf{I}) \end{split}$$

### **Full Subtractor**







#### **Practice**



Use CircuitMaker to design a 4-bit adder and a 4-bit subtractor.

زانکوی سوّران SORAN UNIVERSITY

**Digital Comparator** is another very useful combinational logic circuit used to compare the value of two binary digits.

Digital or Binary Comparators are made up from standard AND, NOR and NOT gates that compare the digital signals present at their input terminals and produce an output depending upon the condition of those inputs.





These comparators can compare 2-bit, 4-bit and 8-bit numbers depending on the application requirement.

These are available in TTL as well as CMOS logic family ICs and some of these ICs include IC 7485 (4-bit comparator), IC 4585 (4-bit comparator in CMOS family) and IC 74AS885 (8-bit comparator).



- It is a combinational circuit that compares to numbers and determines their relative magnitude
- The output of comparator is usually 3 binary variables indicating:

A=B

A < B



For example, a magnitude comparator of two 1-bits, (A and B) inputs would produce the following three output conditions when compared to each other.





| INPUTS |   | OUTPUTS |                   |   |
|--------|---|---------|-------------------|---|
| A      | В | A>B     | A <b< td=""></b<> |   |
| O      | 0 | 0       | 1                 | 0 |
| o      | 1 | 0       | 0                 | 1 |
| 1      | 0 | 1       | 0                 | 0 |
| 1      | 1 | 0       | 1                 | 0 |

$$A > B$$
,  $A = B$ ,  $A < B$ 









| INPUTS |   | OUTPUTS         |   |   |  |  |
|--------|---|-----------------|---|---|--|--|
| A      | В | A>B $A=B$ $A<1$ |   |   |  |  |
| O      | O | 0               | 1 | 0 |  |  |
| O      | 1 | 0               | 0 | 1 |  |  |
| 1      | O | 1               | 0 | 0 |  |  |
| 1      | 1 | 0               | 1 | 0 |  |  |

$$A > B$$
,  $A = B$ ,  $A < B$ 







2-bit Digital Comparator Block Diagram





|                | Inp            | uts            |                | Outputs |     |                   |
|----------------|----------------|----------------|----------------|---------|-----|-------------------|
| A <sub>1</sub> | $\mathbf{A}_0$ | B <sub>1</sub> | $\mathbf{B}_0$ | A>B     | A=B | A <b< th=""></b<> |
| 0              | 0              | 0              | 0              | 0       | 1   | 0                 |
| 0              | 0              | 0              | 1              | 0       | 0   | 1                 |
| 0              | 0              | 1              | 0              | 0       | 0   | 1                 |
| 0              | 0              | 1              | 1              | 0       | 0   | 1                 |
| 0              | 1              | 0              | 0              | 1       | 0   | 0                 |
| 0              | 1              | 0              | 1              | 0       | 1   | 0                 |
| 0              | 1              | 1              | 0              | 0       | 0   | 1                 |
| 0              | 1              | 1              | 1              | 0       | 0   | 1                 |
| 1              | 0              | 0              | 0              | 1       | 0   | 0                 |
| 1              | 0              | 0              | 1              | 1       | 0   | 0                 |
| 1              | 0              | 1              | 0              | 0       | 1   | 0                 |
| 1              | 0              | 1              | 1              | 0       | 0   | 1                 |
| 1              | 1              | 0              | 0              | 1       | 0   | 0                 |
| 1              | 1              | 0              | 1              | 1       | 0   | 0                 |
| 1              | 1              | 1              | 0              | 1       | 0   | 0                 |
| 1              | 1              | 1              | 1              | 0       | 1   | 0                 |

2-bit Digital Comparator Truth table





$$A>B = m(4, 8, 9, 12, 13, 14)$$

A>B: 
$$G = A0 \overline{B1} \overline{B0} + A1 \overline{B1} + A1 A0 \overline{B0}$$



| B1B0<br>A1A0 00 |    | A: | 10  |   |
|-----------------|----|----|-----|---|
| 00              | 1  | 0  | 0   | 0 |
| 01              | 0  | 1  | 0   | 0 |
| 11              | 0  | 0  | (-) | 0 |
| 10              | 0. | Ó  | 0   | 1 |

$$A=B=m(0, 5, 10, 15)$$

$$A = B$$
:  $E = \overline{A1} \overline{A0} \overline{B1} \overline{B0} + \overline{A1} A0 \overline{B1} B0 + A1 A0 B1 B0 + A1 \overline{A0} B1 \overline{B0}$ 

$$=\overline{A1} \ \overline{B1} (\overline{A0} \ \overline{B0} + A0B0) + A1B1 (A0B0 + \overline{A0} \ \overline{B0})$$

$$= (A0 B0 + \overline{A0} \overline{B0}) (A1 B1 + \overline{A1} \overline{B1})$$

$$=$$
 (A0 Ex-NOR B0) (A1 Ex-NOR B1)





$$A < B = m(1, 2, 3, 6, 7, 11)$$

$$A < B: L = \overline{A1} B1 + \overline{A0} B1 B0 + \overline{A1} \overline{A0} B0$$





## Try



Design a four-bit combinational circuit 2's complementer using logic gates. (The output generates the 2's complement of the input binary number.)

### Homework 8



Design a four-bit Multiplier using logic gates and show your work.

Deadline: December 2, 2022 @ 11:59 PM